Part Number Hot Search : 
MUN5211 EMK11 LT1132 1533S 6030587 1100T 68664 TC1240
Product Description
Full Text Search
 

To Download MAX9326 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 19-2538; Rev 2; 10/02
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver
General Description
The MAX9326 low-skew, 1:9 differential driver features extremely low output-to-output skew (50ps max) and part-to-part skew (225ps max). These features make the device ideal for clock and data distribution across a backplane or board. The device repeats an HSTL or LVECL/LVPECL differential input at nine differential outputs. Outputs are compatible with LVECL and LVPECL, and directly drive 50 terminated transmission lines. The differential inputs can be configured to accept a single-ended signal when the unused complementary input is connected to the on-chip reference output voltage VBB. All inputs have internal pulldown resistors to V EE. The internal pulldowns and a fail-safe circuit ensure differential low default outputs when the inputs are left open or at VEE. The MAX9326 operates over a +2.375V to +3.8V supply range for interfacing to differential HSTL and LVPECL signals. This allows high-performance clock or data distribution in systems with a nominal +2.5V or +3.3V supply. For LVECL operation, the device operates with a -2.375V to -3.8V supply. The MAX9326 is offered in 28-lead PLCC and spacesaving 28-lead QFN packages. The MAX9326 is specified for operation from -40C to +85C. o 50ps (max) Output-to-Output Skew o 1.5psRMS (max) Random Jitter o Guaranteed 300mV Differential Output at 1.0GHz o +2.375V to +3.8V Supplies for Differential HSTL/LVPECL o -2.375V to -3.8V Supplies for Differential LVECL o On-Chip Reference for Single-Ended Inputs o Outputs Low for Inputs Open or at VEE o Pin Compatible with MC100LVE111
Features
MAX9326
Ordering Information
PART MAX9326EQI MAX9326EGI TEMP RANGE -40C to +85C -40C to +85C PIN-PACKAGE 28 PLCC 28 QFN 5mm x 5mm
Applications
Precision Clock Distribution Low-Jitter Data Repeaters
Functional Diagram appears at end of data sheet.
Pin Configurations
VCC Q0 Q0 Q1
Q1 Q2 Q2
VCC
TOP VIEW
Q0
Q0
Q1
Q1
Q2
28
27
26
25
24
23
VEE N.C. CLK VCC CLK VBB N.C.
26 27 28 1 2 3 4
18 17 16
Q3 Q3 Q4 VCC Q4 Q5 Q5 VEE N.C. CLK VCC CLK VBB N.C. 1 2 3 4 5 6 7 21 20 19 Q3 Q3 Q4 VCC Q4 Q5 Q5
MAX9326
15 14 13 12
MAX9326
22 18 17 16 15
Q6
25 24
23 22
21
20
19
5
6
7 Q7
8
9
10 Q6
11 Q6
Q8
Q8
VCC
Q7
10
11
12
13
Q6
Q8
Q8
QFN*
*CORNER PINS AND EXPOSED PAD ARE CONNECTED TO VEE.
________________________________________________________________ Maxim Integrated Products
VCC
Q7
Q7
PLCC
14
8
9
Q2
1
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver MAX9326
ABSOLUTE MAXIMUM RATINGS
VCC - VEE ...............................................................-0.3V to +4.1V Inputs (CLK, CLK) to VEE ...........................-0.3V to (VCC + 0.3V) CLK to CLK ........................................................................3.0V Continuous Output Current .................................................50mA Surge Output Current........................................................100mA VBB Sink/Source Current................................................0.65mA Continuous Power Dissipation (TA = +70C) 28-Lead PLCC (derate 10.5mW/C above +70C) .....842mW JA in Still Air .............................................................+95C/W JC .............................................................................+25C/W 28-Lead QFN (derate 20.8mW/C above +70C) .....1667mW JA in Still Air .............................................................+48C/W JC ...............................................................................+2C/W Operating Temperature Range ...........................-40C to +85C Junction Temperature ......................................................+150C Storage Temperature Range .............................-65C to +150C ESD Protection Human Body Model (CLK, CLK, Q_, Q_) .........................2kV Soldering Temperature (10s) ...........................................+300C
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
DC ELECTRICAL CHARACTERISTICS
((VCC - VEE) = 2.375V to 3.8V, RL = 50 1% to VCC - 2V. Typical values are at (VCC - VEE) = 3.3V, VIH = (VCC - 1V), VIL = (VCC 1.5V).) (Notes 1-4)
PARAMETER SYMBOL CONDITIONS -40C MIN TYP MAX MIN +25C TYP MAX MIN +85C TYP MAX UNITS
DIFFERENTIAL INPUT (CLK_, CLK_) Single-Ended Input High Voltage Single-Ended Input Low Voltage Differential Input High Voltage Differential Input Low Voltage VIH Figure 1 VCC - 1.165 VCC VCC - 1.165 VCC VCC - 1.165 VCC V
VIL
Figure 1
VEE VEE + 1.2 VEE 0.095 0.095 -10.0
VCC - 1.475 VCC VCC - 0.095 VCC - VEE 3.0 +150.0
VEE VEE + 1.2 VEE 0.095 0.095 -10.0
VCC - 1.475 VCC VCC - 0.095 VCC - VEE 3.0 +150.0
VEE VEE + 1.2 VEE 0.095 0.095 -10.0
VCC - 1.475 VCC VCC - 0.095 VCC - VEE
V
VIHD VILD
Figure 1 Figure 1 (VCC - VEE) < 3.0V, Figure 1 (VCC - VEE) 3.0V, Figure 1 VIH, VIL, VIHD, VILD
V V
Differential Input Voltage
VIHD VILD
V 3.0 +150.0 A
Input Current
IIN
2
_______________________________________________________________________________________
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver
DC ELECTRICAL CHARACTERISTICS (continued)
((VCC - VEE) = 2.375V to 3.8V, RL = 50 1% to VCC - 2V. Typical values are at (VCC - VEE) = 3.3V, VIH = (VCC - 1V), VIL = (VCC 1.5V).) (Notes 1-4)
PARAMETER SYMBOL CONDITIONS -40C MIN TYP MAX MIN +25C TYP MAX MIN +85C TYP MAX UNITS
MAX9326
OUTPUT (Q_, Q_) Single-Ended Output High Voltage Single-Ended Output Low Voltage Differential Output Voltage VOH Figure 2 VCC VCC VCC VCC VCC VCC VCC VCC VCC - 1.085 - 0.977 - 0.880 - 1.025 - 0.949 - 0.88 - 1.025 - 0.929 - 0.88 V
VOL
Figure 2
VCC VCC VCC VCC VCC VCC VCC VCC VCC - 1.810 - 1.695 - 1.620 - 1.810 - 1.697 - 1.62 - 1.810 - 1.698 - 1.62 535 718 595 749 595 769
V
VOH - VOL Figure 2
mV
REFERENCE VOLTAGE OUTPUT (VBB) Reference Voltage Output SUPPLY Supply Current IEE (Note 6) 35 50 39 55 42 65 mA VBB IBB = 0.5mA (Note 5) VCC VCC - 1.38 - 1.318 VCC - 1.26 VCC VCC VCC - 1.38 - 1.325 - 1.26 VCC VCC VCC - 1.38 - 1.328 - 1.26 V
_______________________________________________________________________________________
3
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver MAX9326
AC ELECTRICAL CHARACTERISTICS-PLCC Package
((VCC - VEE) = 2.375V to 3.8V, RL = 50 1% to VCC - 2V, fIN 500MHz, input transition time = 125ps (20% to 80%). Typical values are at (VCC - VEE) = 3.3V, VIH = V(VCC - 1V), VIL = (VCC - 1.5V).) (Note 7)
PARAMETER Differential Input-to-Output Delay Single-Ended Input-to-Output Delay Output-toOutput Skew Part-to-Part Skew Added Random Jitter Added Deterministic Jitter Switching Frequency Output Rise/Fall Time (20% to 80%) SYMBOL tPLHD tPHLD tPLH tPHL tSKOO tSKPP CONDITIONS -40C MIN 365 TYP MAX 615 MIN 375 +25C TYP MAX 605 MIN 383 +85C TYP MAX 653 UNITS
Figure 2
ps
Figure 3 (Note 8)
350
635
360
685
360
705
ps
(Note 9) Differential input (Note 10) fIN = 0.5GHz clock pattern (Note 11) fIN = 1.0Gbps, 2E23 - 1 PRBS pattern (Note 11) VOH - VOL 300mV clock pattern
50 190
50 125
50 240
ps ps
tRJ
1.5
1.5
1.5
psRMS
tDJ
95
95
95
psP-P
fMAX
1.5
1.5
1.5
GHz
tR, tF
Figure 2
140
440
140
440
140
440
ps
4
_______________________________________________________________________________________
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver
AC ELECTRICAL CHARACTERISTICS-QFN Package
((VCC - VEE) = 2.375V to 3.8V, RL = 50 1% to VCC - 2V, fIN 500MHz, input transition time = 125ps (20% to 80%). Typical values are at (VCC - VEE) = 3.3V, VIH = V(VCC - 1V), VIL = (VCC - 1.5V).) (Note 7)
PARAMETER Differential Input-to-Output Delay Single-Ended Input-to-Output Delay Output-toOutput Skew Part-to-Part Skew Added Random Jitter Added Deterministic Jitter Switching Frequency Output Rise/Fall Time (20% to 80%) SYMBOL tPLHD tPHLD tPLH tPHL tSKOO tSKPP CONDITIONS -40C MIN 217 TYP MAX 541 MIN 238 +25C TYP MAX 448 MIN 249 +85C TYP MAX 486 UNITS
MAX9326
Figure 2
ps
Figure 3 (Note 8)
213
558
230
506
244
503
ps
(Note 9) Differential input (Note 10) fIN = 0.5GHz clock pattern (Note 11) fIN = 1.0Gbps, 2E23 - 1 PRBS pattern (Note 11) VOH - VOL 300mV clock pattern
50 192
50 215
50 218
ps ps
tRJ
1.5
1.5
1.5
psRMS
tDJ
95
95
95
psP-P
fMAX
1.5
1.5
1.5
GHz
tR, tF
Figure 2
97
411
104
210
111
232
ps
Note 1: Note 2: Note 3: Note 4: Note 5: Note 6: Note 7: Note 8: Note 9: Note 10: Note 11:
Measurements are made with the device in thermal equilibrium. Current into a pin is defined as positive. Current out of a pin is defined as negative. DC parameters production tested at TA = +25C and guaranteed by design over the full operating temperature range. Single-ended input operation using VBB is limited to (VCC - VEE) = 3.0V to 3.8V. Use VBB only for inputs that are on the same device as the VBB reference. All pins open except VCC and VEE. Guaranteed by design and characterization. Limits are set at 6 sigma. Measured from the 50% point of the input signal with the 50% point equal to VBB, to the 50% point of the output signal. Measured between outputs of the same part at the signal crossing points for a same-edge transition. Differential input signal. Measured between outputs of different parts under identical conditions for same-edge transition. Device jitter added to the input signal. Differential input signal.
_______________________________________________________________________________________
5
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver MAX9326
Typical Operating Characteristics
(PLCC package, typical values are at (VCC - VEE) = 3.3V, VIH = (VCC - 1V), VIL = (VCC - 1.5V), RL = 50 1% to VCC - 2V, fIN = 500MHz, input transition time = 125ps (20% to 80%).)
SUPPLY CURRENT (IEE) vs. TEMPERATURE
MAX9326 toc01
OUTPUT AMPLITUDE (VOH - VOL) vs. FREQUENCY
MAX9326 toc02
50 45 SUPPLY CURRENT (mA) 40 35 30 25 20 -40 -15 10 35 60
800
700 OUTPUT VOLTAGE (V)
600
500
400
300 85 0 500 1000 1500 TEMPERATURE (C) FREQUENCY (MHz)
OUTPUT TRANSITION TIME vs. TEMPERATURE
MAX9326 toc03
PROPAGATION DELAY vs. TEMPERATURE
MAX9326 toc05
400 360 TRANSITION TIME (ps) 320 280 240 200 160 -40 -15 10 35 60 tF
750
PROPAGATION DELAY (ps)
650 tPHLD 550 tPLHD 450
tR
85
-40
-15
10
35
60
85
TEMPERATURE (C)
TEMPERATURE (C)
6
_______________________________________________________________________________________
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver
Pin Description
PIN PLCC 1, 8, 15, 22 2 3 4, 27 5 6 7 9 10 11 12 13 14 16 17 18 19 20 21 23 24 25 26 28 -- QFN 4, 11, 18, 25 5 6 2, 7 8 9 10 12 13 14 15 16 17 19 20 21 22 23 24 26 27 28 1 3 Exposed Pad NAME FUNCTION Positive Supply Voltage. Bypass each VCC to VEE with 0.1F and 0.01F ceramic capacitors. Place the capacitors as close to the device as possible with the smaller value capacitor closest to the device. Inverting Differential Clock Input. Internal 105k pulldown to VEE. Reference Output Voltage. Connect to the inverting or noninverting clock input to provide a reference for single-ended operation. When used, bypass VBB to VCC with a 0.01F ceramic capacitor. Otherwise leave open. Not Connected Inverting Q8 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q8 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q7 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q7 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q6 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q6 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q5 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q5 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q4 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q4 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q3 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q3 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q2 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q2 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q1 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q1 Output. Typically terminate with 50 resistor to VCC - 2V. Inverting Q0 Output. Typically terminate with 50 resistor to VCC - 2V. Noninverting Q0 Output. Typically terminate with 50 resistor to VCC - 2V. Negative Supply Voltage Noninverting Differential Clock Input. Internal 105k pulldown to VEE. Internally Connected to VEE
MAX9326
VCC CLK VBB N.C. Q8 Q8 Q7 Q7 Q6 Q6 Q5 Q5 Q4 Q4 Q3 Q3 Q2 Q2 Q1 Q1 Q0 Q0 VEE CLK --
_______________________________________________________________________________________
7
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver MAX9326
VCC VIHD (MAX) VIHD - VILD VIH VILD (MAX) VBB VIL VCC
VIHD (MIN)
VIHD - VILD VILD (MIN) VEE VEE
DIFFERENTIAL INPUT VOLTAGE DEFINITION
SINGLE-ENDED INPUT VOLTAGE DEFINITION
Figure 1. Input Voltage Definitions
CLK
VIHD VIHD - VILD
CLK
VILD
tPLHD
tPHLD
Q_
VOH VOH - VOL
Q_
VOL
80% VOH - VOL
80%
0V (DIFFERENTIAL)
VOH - VOL DIFFERENTIAL OUTPUT WAVEFORM Q_ - Q_ tR tF 20% 20%
Figure 2. Differential Input (CLK, CLK) to Output (Q_, Q_) Delay Timing Diagram
8
_______________________________________________________________________________________
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver MAX9326
CLK WHEN CLK = VBB VIH
VBB
VBB
OR
VIL
VIH VBB CLK WHEN CLK = VBB VBB
VIL tPLH tPHL
Q_
VOH
VOH - VOL Q_ VOL
Figure 3. Single-Ended Input (CLK, CLK) to Output (Q_, Q_) Delay Timing Diagram
Detailed Description
The MAX9326 low-skew, 1:9 differential driver features extremely low output-to-output skew (50ps max) and partto-part skew (225ps max). These features make the device ideal for clock and data distribution across a backplane or board. The device repeats an HSTL or LVECL/LVPECL differential input at nine differential outputs. Outputs are compatible with LVECL and LVPECL, and can directly drive 50 terminated transmission lines. The differential inputs (CLK, CLK) can be configured to accept a single-ended signal when the unused complementary input is connected to the on-chip reference output voltage (VBB). A single-ended input of at least V BB 95mV or a differential input of at least 95mV switches the outputs to the VOH and VOL levels specified in the DC Electrical Characteristics. The maximum magnitude of the differential input from CLK to CLK is 3.0V or (VCC - VEE), whichever is less. This limit also applies to the difference between a single-ended input and any reference voltage input. All the differential inputs have 105k pulldowns to VEE. Internal pulldowns and a fail-safe circuit ensure differential low default outputs when the inputs are left open or at VEE.
Specifications for the high and low voltages of a differential input (VIHD and VILD) and the differential input voltage (VIHD - VILD) apply simultaneously. For interfacing to differential HSTL and LVPECL signals, these devices operate over a 2.375V to 3.8V supply range, allowing high-performance clock or data distribution in systems with a nominal 2.5V or 3.3V supply. For differential LVECL operation, these devices operate from a -2.375V to -3.8V supply.
Single-Ended Operation
The differential inputs (CLK, CLK) can be configured to accept single-ended inputs when operating at supply voltages greater than 2.58V. The recommended supply voltage for single-ended operation is 3.0V to 3.8V. A differential input is configured for single-ended operation by connecting the on-chip reference voltage, VBB, to an unused complementary input as a reference. For example, the differential CLK, CLK input is converted to a noninverting, single-ended input by connecting VBB to CLK and connecting the single-ended input to CLK. Similarly, an inverting input is obtained by connecting VBB to CLK and connecting the single-ended input to CLK. With a differential input configured as single ended (using VBB), the single-ended input can be driven to VCC or VEE or with a single-ended LVPECL/LVECL signal.
_______________________________________________________________________________________
9
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver
When configuring a differential input as a single-ended input, a user must ensure that the supply voltage (VCC VEE) is greater than 2.58V. This is because the input high minimum level must be at (VEE + 1.2V) or higher for proper operation. The reference voltage VBB must be at least (VEE + 1.2V) or higher for the same reason because it becomes the high-level input when the other singleended input swings below it. The minimum VBB output for the MAX9326 is (VCC - 1.38V). Substituting the minimum VBB output for (VBB = VEE + 1.2V) results in a minimum supply (VCC - VEE) of 2.58V. Rounding up to standard supplies gives the single-ended operating supply ranges (VCC - VEE ) of 3.0V to 3.8V for the MAX9326. When using the VBB reference output, bypass it with a 0.01F ceramic capacitor to VCC. If not used, leave it open. The VBB reference can source or sink 0.5mA, which is sufficient to drive two inputs.
MAX9326
Signal reflections are caused by discontinuities in the 50 characteristic impedance of the traces. Avoid discontinuities by maintaining the distance between differential traces, not using sharp corners or using vias. Maintaining distance between the traces also increases common-mode noise immunity. Reducing signal skew is accomplished by matching the electrical length of the differential traces.
Exposed-Pad Package
The 28-lead QFN package (MAX9326EGI) has the exposed paddle on the bottom of the package that provides the primary heat removal path from the IC to the PC board, as well as excellent electrical grounding to the PC board. The MAX9326EGI's exposed pad is internally connected to V EE. Do not connect the exposed pad to a separate circuit ground plane unless VEE and the circuit ground are the same.
Applications Information
Output Termination
Terminate the outputs through 50 to VCC - 2V or use equivalent Thevenin terminations. Terminate each Q and Q output with identical termination on each for the lowest output distortion. When a single-ended signal is taken from the differential output, terminate both Q_ and Q_. Ensure that output currents do not exceed the current limits as specified in the Absolute Maximum Ratings. Under all operating conditions, the device's total thermal limits should be observed.
Chip Information
TRANSISTOR COUNT: 1030 PROCESS: Bipolar
Functional Diagram
Q0 Q0 Q1 Q1 Q2 Q2 Q3 Q3 CLK CLK 105k VEE Q4 Q4 Q5 Q5 Q6 Q6 Q7 Q7 Q8 Q8
Supply Bypassing
Bypass each VCC to VEE with high-frequency surfacemount ceramic 0.1F and 0.01F capacitors. Place the capacitors as close to the device as possible with the 0.01F capacitor closest to the device pins. Use multiple vias when connecting the bypass capacitors to ground. When using the VBB reference output, bypass it with a 0.01F ceramic capacitor to VCC. If the VBB reference is not used, it can be left open.
Traces
Circuit board trace layout is very important to maintain the signal integrity of high-speed differential signals. Maintaining integrity is accomplished in part by reducing signal reflections and skew, and increasing common-mode noise immunity.
10
______________________________________________________________________________________
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver
Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)
MAX9326
e
INCHES MIN MAX 0.165 0.180 0.090 0.120 0.145 0.156 0.020 --0.013 0.021 0.026 0.032 0.009 0.011 0.050 INCHES MIN MAX 0.385 0.395 0.350 0.356 0.290 0.330 0.200 REF 0.495 0.456 0.430 REF 0.695 0.656 0.630 REF
D D1 D3
N
A A1 A2 A3 B B1 C e
MIN MAX 4.20 4.57 2.29 3.04 3.69 3.96 0.51 --0.33 0.53 0.66 0.81 0.23 0.28 1.27
D D1 D2 D3
MIN 9.78 8.89 7.37 5.08 12.32 11.43 9.91 7.62 17.40 16.51 14.99 12.70
MAX N 10.03 20 AA 9.04 8.38 REF 12.57 28 AB 11.58 10.92 REF 17.65 44 AC 16.66 16.00 REF 20.19 19.20 18.54 REF 25.27 24.33 23.62 REF 52 AD
D 0.485 D1 0.450 D2 0.390 D3 0.300 D 0.685 D1 0.650 D2 0.590 D3 0.500 D 0.785 D1 0.750 D2 0.690 D3 0.600 D 0.985 D1 0.950 D2 0.890 D3 0.800
D3 D1 D
A
A2 A1 B1 B A3 D2
0.795 19.94 0.756 19.05 0.730 17.53 REF 15.24 0.995 25.02 0.958 24.13 0.930 22.61 REF 20.32
68 AE
C
NOTES:
1. D1 DOES NOT INCLUDE MOLD FLASH. 2. MOLD FLASH OR PROTRUSIONS NOT TO EXCEED .20mm (.008") PER SIDE. 3. LEADS TO BE COPLANAR WITHIN .10mm. 4. CONTROLLING DIMENSION: MILLIMETER 5. MEETS JEDEC MO047-XX AS SHOWN IN TABLE. 6. N = NUMBER OF PINS.
PROPRIETARY INFORMATION TITLE:
FAMILY PACKAGE OUTLINE: 20L, 28L, 44L, 52L, 68L PLCC
APPROVAL DOCUMENT CONTROL NO. REV.
21-0049
D
1 1
______________________________________________________________________________________
PLCC.EPS
11
1:9 Differential LVPECL/LVECL/HSTL Clock and Data Driver MAX9326
Package Information (continued)
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)
32L QFN.EPS
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
12 ____________________Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 (c) 2002 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products.


▲Up To Search▲   

 
Price & Availability of MAX9326

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X